| Total No. of Questions—8] [Total No. of Printed Pages—2 |                                                                       |
|---------------------------------------------------------|-----------------------------------------------------------------------|
| Seat<br>No.                                             | [5352]-572                                                            |
|                                                         | S.E. (I.T.) (I-Sem.) EXAMINATION, 2018                                |
| COMPUTER ORGANIZATION AND ARCHITECTURE                  |                                                                       |
|                                                         | (2015 PATTERN)                                                        |
|                                                         | Wo Hours Maximum Marks : 50                                           |
| <i>N.B.</i> :—                                          | (i) Neat diagram must be drawn wherever necessary.                    |
|                                                         | ( <i>ii</i> ) Figures to the right indicate full marks.               |
|                                                         | ( <i>iii</i> ) Assume suitable data, if necessary.                    |
| <b>1.</b> ( <i>a</i> )                                  | State and explain marketing metrics–MIPS, MFLOPS and Amdahl's         |
|                                                         | law. [6]                                                              |
| ( <i>b</i> )                                            | Draw and explain processor organisation. [6]                          |
| <b>2.</b> ( <i>a</i> )                                  | Find CPU time, for program having $10 \times 10^6$ instructions which |
|                                                         | is executed on processor having CPI 1.0, clock rate of 4              |
|                                                         | GHz. [6]                                                              |
| ( <i>b</i> )                                            | Give classification of instruction based on function. [6]             |
| <b>3.</b> ( <i>a</i> )                                  | Explain MESI protocol with diagram [6]                                |
| <i>(b)</i>                                              | A cache has 256 blocks of 16 words each, memory is 64k                |
| X                                                       | words. Find sizes, if cache used [7]                                  |
| 5                                                       | ( <i>i</i> ) Direct mapping                                           |
|                                                         | ( <i>ii</i> ) Fully Associative mapping.                              |
|                                                         | P.T.O.                                                                |
|                                                         |                                                                       |

4. Draw and explain hardwired control unit. [6] (a)Write control sequence for the execution of the following (b)instructon : [7]  $\mathbf{R}_1$  where  $\mathbf{R}_1 \leftarrow \mathbf{R}_1 + (\mathbf{R}_3)$ . ADD  $(R_3)$ What is instruction pipelining? How it improves performance 5. (*a*) of computer ? [6] Explain dynamic branch prediction and delayed branch prediction (b)for MIPS pipeline with suitable diagram and example. [6] Or Draw and exaplain 5 stage MIPS pipeline. 6. [6] (a)Describe in brief any one pipeline hazard and its solution.[6] (b)Draw and explain multicore architecture. 7. [7](*a*) What is cluster computing ? Explain its benefits. (b)[6] Or Anological and a set of the set o Explain multithreading. Describe its various types with suitable 8. (*a*) diagrams. [7]Write short notes on : [6] (b)Core Duo (i)Core-i7. (ii)[5352]-572  $\mathbf{2}$ 

Or